An Approach for Digital Circuit Error/Reliability Propagation Analysis based on Conditional Probability
  
	
  
    	  		  		    		Abstract
    		
			    
				    The continuous transistor scaling and extremely lower power constraints in  modern VLSI chips can potentially supersede the benefits of the technology shrinking due to reliability issues. Due to external aggression factors,...				    [ view full abstract ]
			    
		     
		    
			    
				    The continuous transistor scaling and extremely lower power constraints in 
modern VLSI chips can potentially supersede the benefits of the technology shrinking due to reliability issues. Due to external aggression factors, e.g., radiation and temperature gradients, the CMOS devices flawless functioning cannot be guaranteed any more. Thus, design time Integrated Circuits (IC's) reliability assessment is now turning out to be a mandatory step in the IC design flow. In this work, we present a novel CAD analytical error/reliability propagation analysis technique called Conditional Probabilistic Error/Reliability Propagation Analysis (CPERPA) algorithm. CPERPA efficiently resolves reliability related correlations including reconvergent fanouts and related errors, using a condition algorithm originating from the conditional probability theory, which promotes the accuracy at the expense of relatively low complexity enhancement. Experimental results on several benchmark circuits demonstrate the accuracy and the simulation time advantages of our approach when compared to Monte-Carlo simulations. The results obtained with the proposed CPERPA framework are within 3% average error and up to 1000 times faster when compared to Monte-Carlo simulations.			    
		     
		        
  
  Authors
  
      - 
    Bo Yang
     (University College Cork)    
 
      - 
    Satish Grandhi
     (University College Cork)    
 
      - 
    Christian Spagnol
     (University College Cork)    
 
      - 
    Sorin Cotofana
     (TU Delft)    
 
      - 
    Emanuel Popovici
     (University College Cork)    
 
    
  
			Topic Area
		
											VLSI, ASIC and FPGAs for signal processing					
	
  
  Session
	
		VL1 » 		VLSI, ASIC and FPGAs for signal processing		(11:30 - Wednesday, 22nd June, MS020)
  
  
	  Paper
  
    
    ISSC.pdf